Implementation of two dimensional pulse compression based on embedded processor in FPGA

Xie Yizhuang*, Long Teng

*此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

1 引用 (Scopus)

摘要

This paper first analyses the technology characteristic of FPGA. An efficient two dimensional pulse compression processing system in which FPGA is the platform of signal processing and its embedded processor MicroBlaze is control kernel is designed and implemented using Xilinx's XC2V6000FPGA. In the limit of resource in FPGA, two different implementation architectures of pulse compression are presented in terms of speed and area restrictions. A DDR SDRAM controller which is realized in FPGA carries out efficient matrix transposition processing under the way of matrix partition linear mapping. Further more, a simple SAR imaging processing is simulated in this FPGA system for validation.

源语言英语
主期刊名IET International Radar Conference 2009
版本551 CP
DOI
出版状态已出版 - 2009
活动IET International Radar Conference 2009 - Guilin, 中国
期限: 20 4月 200922 4月 2009

出版系列

姓名IET Conference Publications
编号551 CP

会议

会议IET International Radar Conference 2009
国家/地区中国
Guilin
时期20/04/0922/04/09

指纹

探究 'Implementation of two dimensional pulse compression based on embedded processor in FPGA' 的科研主题。它们共同构成独一无二的指纹。

引用此