@inproceedings{2e9bfc05396c46c49e38f733bc16d309,
title = "Implementation of two dimensional pulse compression based on embedded processor in FPGA",
abstract = "This paper first analyses the technology characteristic of FPGA. An efficient two dimensional pulse compression processing system in which FPGA is the platform of signal processing and its embedded processor MicroBlaze is control kernel is designed and implemented using Xilinx's XC2V6000FPGA. In the limit of resource in FPGA, two different implementation architectures of pulse compression are presented in terms of speed and area restrictions. A DDR SDRAM controller which is realized in FPGA carries out efficient matrix transposition processing under the way of matrix partition linear mapping. Further more, a simple SAR imaging processing is simulated in this FPGA system for validation.",
keywords = "DDR SDRAM Controller, Embedded processor, FPGA, MicroBlaze, Two-dimensional pulse compression",
author = "Xie Yizhuang and Long Teng",
year = "2009",
doi = "10.1049/cp.2009.0131",
language = "English",
isbn = "9781849190107",
series = "IET Conference Publications",
number = "551 CP",
booktitle = "IET International Radar Conference 2009",
edition = "551 CP",
note = "IET International Radar Conference 2009 ; Conference date: 20-04-2009 Through 22-04-2009",
}