Implementation of two dimensional pulse compression based on embedded processor in FPGA

Xie Yizhuang*, Long Teng

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

1 Citation (Scopus)

Abstract

This paper first analyses the technology characteristic of FPGA. An efficient two dimensional pulse compression processing system in which FPGA is the platform of signal processing and its embedded processor MicroBlaze is control kernel is designed and implemented using Xilinx's XC2V6000FPGA. In the limit of resource in FPGA, two different implementation architectures of pulse compression are presented in terms of speed and area restrictions. A DDR SDRAM controller which is realized in FPGA carries out efficient matrix transposition processing under the way of matrix partition linear mapping. Further more, a simple SAR imaging processing is simulated in this FPGA system for validation.

Original languageEnglish
Title of host publicationIET International Radar Conference 2009
Edition551 CP
DOIs
Publication statusPublished - 2009
EventIET International Radar Conference 2009 - Guilin, China
Duration: 20 Apr 200922 Apr 2009

Publication series

NameIET Conference Publications
Number551 CP

Conference

ConferenceIET International Radar Conference 2009
Country/TerritoryChina
CityGuilin
Period20/04/0922/04/09

Keywords

  • DDR SDRAM Controller
  • Embedded processor
  • FPGA
  • MicroBlaze
  • Two-dimensional pulse compression

Fingerprint

Dive into the research topics of 'Implementation of two dimensional pulse compression based on embedded processor in FPGA'. Together they form a unique fingerprint.

Cite this