Impact of polyimide liner on high-aspect-ratio through-silicon-vias (TSVs): electrical characteristics and copper protrusion

Shiwei Wang, Yangyang Yan, Zhiqiang Cheng, Zhiming Chen*, Yingtao Ding

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

4 引用 (Scopus)

摘要

Through silicon vias (TSVs) are key components in three dimensional integrated circuits. The performance of TSVs insulation layer strongly affects electrical characteristics and thermal mechanical reliability of TSVs. This paper reports impact of polyimide liner as TSVs sidewall insulation on electrical characteristics and copper protrusion of high-aspect-ratio TSVs. The strategy of polyimide liner based via-last 3D integration are described in detail for future application. Electrical characteristics including leakage current and capacitance–voltage characteristics indicate excellent insulation ability (~10−12 A at 20 V) of polyimide liner and low parasitic capacitance density (~10−9 F/cm2) of the TSVs. The impact of polyimide liner on copper protrusion (~668 nm at 350 °C) is investigated under various annealing temperatures. The results show protrusion height increases with annealing temperature.

源语言英语
页(从-至)3757-3764
页数8
期刊Microsystem Technologies
23
8
DOI
出版状态已出版 - 1 8月 2017

指纹

探究 'Impact of polyimide liner on high-aspect-ratio through-silicon-vias (TSVs): electrical characteristics and copper protrusion' 的科研主题。它们共同构成独一无二的指纹。

引用此