High speed all digital symbol timing recovery based on FPGA

Jian Zhang*, Nan Wu, Jingming Kuang, Hua Wang

*此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

13 引用 (Scopus)

摘要

This paper presents an all digital timing recovery scheme for high speed Modem. Compared to the conventional schemes, which use a VCO to drive A/D sampling clock, the new scheme based on interpolation filter is easy to simulate and implement. In the case which oversampling rate is slightly larger than 2, the new scheme can also give precise timing recovery. So this scheme is very suitable for high symbol rate situation. Firstly, the theory of the asynchronous symbol timing recovery is presented. Then, an implementation scheme of all digital timing recovery is proposed. As a key component, interpolation filter and timing controller are analyzed. Finally, based on the Xilinx Virtex II series FPGA xc2v1000-5, an all digital QPSK timing recovery scheme is implemented. Simulation and hardware test results show that the new scheme can efficiently be used when the symbol rate is up to 45Msps.

源语言英语
主期刊名Proceedings - 2005 International Conference on Wireless Communications, Networking and Mobile Computing, WCNM 2005
1402-1405
页数4
出版状态已出版 - 2005
活动2005 International Conference on Wireless Communications, Networking and Mobile Computing, WCNM 2005 - Wuhan, 中国
期限: 23 9月 200526 9月 2005

出版系列

姓名Proceedings - 2005 International Conference on Wireless Communications, Networking and Mobile Computing, WCNM 2005
2

会议

会议2005 International Conference on Wireless Communications, Networking and Mobile Computing, WCNM 2005
国家/地区中国
Wuhan
时期23/09/0526/09/05

指纹

探究 'High speed all digital symbol timing recovery based on FPGA' 的科研主题。它们共同构成独一无二的指纹。

引用此