High speed all digital symbol timing recovery based on FPGA

Jian Zhang*, Nan Wu, Jingming Kuang, Hua Wang

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

13 Citations (Scopus)

Abstract

This paper presents an all digital timing recovery scheme for high speed Modem. Compared to the conventional schemes, which use a VCO to drive A/D sampling clock, the new scheme based on interpolation filter is easy to simulate and implement. In the case which oversampling rate is slightly larger than 2, the new scheme can also give precise timing recovery. So this scheme is very suitable for high symbol rate situation. Firstly, the theory of the asynchronous symbol timing recovery is presented. Then, an implementation scheme of all digital timing recovery is proposed. As a key component, interpolation filter and timing controller are analyzed. Finally, based on the Xilinx Virtex II series FPGA xc2v1000-5, an all digital QPSK timing recovery scheme is implemented. Simulation and hardware test results show that the new scheme can efficiently be used when the symbol rate is up to 45Msps.

Original languageEnglish
Title of host publicationProceedings - 2005 International Conference on Wireless Communications, Networking and Mobile Computing, WCNM 2005
Pages1402-1405
Number of pages4
Publication statusPublished - 2005
Event2005 International Conference on Wireless Communications, Networking and Mobile Computing, WCNM 2005 - Wuhan, China
Duration: 23 Sept 200526 Sept 2005

Publication series

NameProceedings - 2005 International Conference on Wireless Communications, Networking and Mobile Computing, WCNM 2005
Volume2

Conference

Conference2005 International Conference on Wireless Communications, Networking and Mobile Computing, WCNM 2005
Country/TerritoryChina
CityWuhan
Period23/09/0526/09/05

Keywords

  • All Digital
  • Asynchronous Sampling
  • FPGA
  • High Speed
  • Interpolator
  • Symbol Timing Recovery

Fingerprint

Dive into the research topics of 'High speed all digital symbol timing recovery based on FPGA'. Together they form a unique fingerprint.

Cite this