Design and implementation of ASIC verification platform for the SAR algorithm

Zhubin Wang, Chen Yang, He Chen*, Yu Xie

*此作品的通讯作者

科研成果: 会议稿件论文同行评审

1 引用 (Scopus)

摘要

This paper presents a method of the implementation of a verification platform. The platform is applied to an ASIC chip designed for the key algorithm of SAR signal processing. The design is a complicated process and the chip function is computationally burdensome, thus the verification is difficult. Balancing the competing demands for efficiency, quality, time and cost, the verification platform is carefully designed using the Verilog language, with Synopsys VCS-MX2009 adopted. The experimental results show that the design errors of timing and anti-protocols have been exactly checked out and the verification coverage reaches 100% at last. The platform possesses satisfying characteristics such as high performance, fine configurability, flexibility and expansibility.

源语言英语
出版状态已出版 - 2015
活动IET International Radar Conference 2015 - Hangzhou, 中国
期限: 14 10月 201516 10月 2015

会议

会议IET International Radar Conference 2015
国家/地区中国
Hangzhou
时期14/10/1516/10/15

指纹

探究 'Design and implementation of ASIC verification platform for the SAR algorithm' 的科研主题。它们共同构成独一无二的指纹。

引用此