TY - CONF
T1 - Design and implementation of ASIC verification platform for the SAR algorithm
AU - Wang, Zhubin
AU - Yang, Chen
AU - Chen, He
AU - Xie, Yu
PY - 2015
Y1 - 2015
N2 - This paper presents a method of the implementation of a verification platform. The platform is applied to an ASIC chip designed for the key algorithm of SAR signal processing. The design is a complicated process and the chip function is computationally burdensome, thus the verification is difficult. Balancing the competing demands for efficiency, quality, time and cost, the verification platform is carefully designed using the Verilog language, with Synopsys VCS-MX2009 adopted. The experimental results show that the design errors of timing and anti-protocols have been exactly checked out and the verification coverage reaches 100% at last. The platform possesses satisfying characteristics such as high performance, fine configurability, flexibility and expansibility.
AB - This paper presents a method of the implementation of a verification platform. The platform is applied to an ASIC chip designed for the key algorithm of SAR signal processing. The design is a complicated process and the chip function is computationally burdensome, thus the verification is difficult. Balancing the competing demands for efficiency, quality, time and cost, the verification platform is carefully designed using the Verilog language, with Synopsys VCS-MX2009 adopted. The experimental results show that the design errors of timing and anti-protocols have been exactly checked out and the verification coverage reaches 100% at last. The platform possesses satisfying characteristics such as high performance, fine configurability, flexibility and expansibility.
KW - ASIC
KW - Chirp scaling algorithm
KW - Synthetic aperture radar
KW - Verification platform
UR - http://www.scopus.com/inward/record.url?scp=84973520327&partnerID=8YFLogxK
M3 - Paper
AN - SCOPUS:84973520327
T2 - IET International Radar Conference 2015
Y2 - 14 October 2015 through 16 October 2015
ER -