Design and implementation of ASIC verification platform for the SAR algorithm

Zhubin Wang, Chen Yang, He Chen*, Yu Xie

*Corresponding author for this work

Research output: Contribution to conferencePaperpeer-review

1 Citation (Scopus)

Abstract

This paper presents a method of the implementation of a verification platform. The platform is applied to an ASIC chip designed for the key algorithm of SAR signal processing. The design is a complicated process and the chip function is computationally burdensome, thus the verification is difficult. Balancing the competing demands for efficiency, quality, time and cost, the verification platform is carefully designed using the Verilog language, with Synopsys VCS-MX2009 adopted. The experimental results show that the design errors of timing and anti-protocols have been exactly checked out and the verification coverage reaches 100% at last. The platform possesses satisfying characteristics such as high performance, fine configurability, flexibility and expansibility.

Original languageEnglish
Publication statusPublished - 2015
EventIET International Radar Conference 2015 - Hangzhou, China
Duration: 14 Oct 201516 Oct 2015

Conference

ConferenceIET International Radar Conference 2015
Country/TerritoryChina
CityHangzhou
Period14/10/1516/10/15

Keywords

  • ASIC
  • Chirp scaling algorithm
  • Synthetic aperture radar
  • Verification platform

Fingerprint

Dive into the research topics of 'Design and implementation of ASIC verification platform for the SAR algorithm'. Together they form a unique fingerprint.

Cite this