Abstract
This paper presents a method of the implementation of a verification platform. The platform is applied to an ASIC chip designed for the key algorithm of SAR signal processing. The design is a complicated process and the chip function is computationally burdensome, thus the verification is difficult. Balancing the competing demands for efficiency, quality, time and cost, the verification platform is carefully designed using the Verilog language, with Synopsys VCS-MX2009 adopted. The experimental results show that the design errors of timing and anti-protocols have been exactly checked out and the verification coverage reaches 100% at last. The platform possesses satisfying characteristics such as high performance, fine configurability, flexibility and expansibility.
Original language | English |
---|---|
Publication status | Published - 2015 |
Event | IET International Radar Conference 2015 - Hangzhou, China Duration: 14 Oct 2015 → 16 Oct 2015 |
Conference
Conference | IET International Radar Conference 2015 |
---|---|
Country/Territory | China |
City | Hangzhou |
Period | 14/10/15 → 16/10/15 |
Keywords
- ASIC
- Chirp scaling algorithm
- Synthetic aperture radar
- Verification platform