An efficient digital down converter architecture for wide band radar receiver

Ji Yang Yu*, Yang Li

*此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

9 引用 (Scopus)
Plum Print visual indicator of research metrics
  • Citations
    • Citation Indexes: 9
  • Captures
    • Readers: 1
see details

摘要

This paper, the architecture and the implementation of an efficient digital down converter (DDC) processor for wide band radar receiver are presented. This architecture of the processor is based on the sampling technique in which the sampling frequency is 4 times as high as the intermediate frequency and the use of half band filter architecture. It avoids 3/4 the use of multiplications compared with the conventional architecture. The improved method decreases the complexity of computation, reduces the area and power of the processor. The efficient method is implemented in FPGA. Compared with the conventional method, resources are saved 82.78% and the power consumption is reduced about 100 mW. One design example is given and the results proved the validity and efficiency of the improved digital down converter architecture.

源语言英语
主期刊名IET International Radar Conference 2009
版本551 CP
DOI
出版状态已出版 - 2009
活动IET International Radar Conference 2009 - Guilin, 中国
期限: 20 4月 200922 4月 2009

出版系列

姓名IET Conference Publications
编号551 CP

会议

会议IET International Radar Conference 2009
国家/地区中国
Guilin
时期20/04/0922/04/09

指纹

探究 'An efficient digital down converter architecture for wide band radar receiver' 的科研主题。它们共同构成独一无二的指纹。

引用此

Yu, J. Y., & Li, Y. (2009). An efficient digital down converter architecture for wide band radar receiver. 在 IET International Radar Conference 2009 (551 CP 编辑). (IET Conference Publications; 号码 551 CP). https://doi.org/10.1049/cp.2009.0097