A efficient design of a real-time FFT architecture based on FPGA

Chen Yang, He Chen*

*此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

6 引用 (Scopus)
Plum Print visual indicator of research metrics
  • Citations
    • Citation Indexes: 6
  • Captures
    • Readers: 7
see details

摘要

In this paper, for the need of FFT computation for synthetic aperture radar (SAR) imaging algorithm, Radix-22 Singlepath Delay Feedback (R2 2SDF) algorithm with good realtime performance and less resources occupation is adopted. And a fixed-point module and a floating-point module were verified respectively with the implementation of FPGA. Thus the paper discusses the structure of the FFT algorithm. Compare the resource occupation and the speed of the fixedpoint module and the floating-point module. Analyse the performance of the algorithm. At last complete the SAR imaging process with fixed-point FFT algorithm, therefore save resources and give full play to the advantages of the FPGA. R22SDF FFT need less resource, has high real-time performance, is suitable for VLSI implementation.

源语言英语
主期刊名IET International Radar Conference 2013
版本617 CP
DOI
出版状态已出版 - 2013
活动IET International Radar Conference 2013 - Xi'an, 中国
期限: 14 4月 201316 4月 2013

出版系列

姓名IET Conference Publications
编号617 CP
2013

会议

会议IET International Radar Conference 2013
国家/地区中国
Xi'an
时期14/04/1316/04/13

指纹

探究 'A efficient design of a real-time FFT architecture based on FPGA' 的科研主题。它们共同构成独一无二的指纹。

引用此

Yang, C., & Chen, H. (2013). A efficient design of a real-time FFT architecture based on FPGA. 在 IET International Radar Conference 2013 (617 CP 编辑). 文章 0368 (IET Conference Publications; 卷 2013, 号码 617 CP). https://doi.org/10.1049/cp.2013.0368