A efficient design of a real-time FFT architecture based on FPGA

Chen Yang, He Chen*

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

6 Citations (Scopus)

Abstract

In this paper, for the need of FFT computation for synthetic aperture radar (SAR) imaging algorithm, Radix-22 Singlepath Delay Feedback (R2 2SDF) algorithm with good realtime performance and less resources occupation is adopted. And a fixed-point module and a floating-point module were verified respectively with the implementation of FPGA. Thus the paper discusses the structure of the FFT algorithm. Compare the resource occupation and the speed of the fixedpoint module and the floating-point module. Analyse the performance of the algorithm. At last complete the SAR imaging process with fixed-point FFT algorithm, therefore save resources and give full play to the advantages of the FPGA. R22SDF FFT need less resource, has high real-time performance, is suitable for VLSI implementation.

Original languageEnglish
Title of host publicationIET International Radar Conference 2013
Edition617 CP
DOIs
Publication statusPublished - 2013
EventIET International Radar Conference 2013 - Xi'an, China
Duration: 14 Apr 201316 Apr 2013

Publication series

NameIET Conference Publications
Number617 CP
Volume2013

Conference

ConferenceIET International Radar Conference 2013
Country/TerritoryChina
CityXi'an
Period14/04/1316/04/13

Keywords

  • Fixed-point algorithm
  • R2SDF FFT
  • Real-time
  • SAR imaging

Fingerprint

Dive into the research topics of 'A efficient design of a real-time FFT architecture based on FPGA'. Together they form a unique fingerprint.

Cite this