TY - JOUR
T1 - Optimized Implementation for Wave Digital Filter Based Circuit Emulation on FPGA
AU - Ma, Yue
AU - Zhong, Shun'an
AU - Ren, Shiwei
N1 - Publisher Copyright:
© 2017 Editorial Department of Journal of Beijing Institute of Technology.
PY - 2017/6/1
Y1 - 2017/6/1
N2 - A binary tree representation is designed in this paper for optimization of wave digital filter (WDF) implementation. To achieve this, an equivalent WDF model of the original circuit is converted into abinary tree representation at first. This WDF binary tree can then be transformed to several topologies with the same implication, since the WDF adaptors have a symmetrical behavior on their ports. Because the WDF implementation is related to field programmable gate array (FPGA) resource usage and the cycle time of emulation, choosing a proper binary tree topology for WDF implementation can help balance the complexity and performance quality of an emulation system. Both WDF-FPGA emulation and HSpice simulation on the same circuit are tested. There is no significant difference between these two simulations. However, in terms of time consumption, the WDF-FPGA emulation has an advantage over the other. Our experiment also demonstrates that the optimized WDF-FPGA emulation has an acceptable accuracy and feasibility.
AB - A binary tree representation is designed in this paper for optimization of wave digital filter (WDF) implementation. To achieve this, an equivalent WDF model of the original circuit is converted into abinary tree representation at first. This WDF binary tree can then be transformed to several topologies with the same implication, since the WDF adaptors have a symmetrical behavior on their ports. Because the WDF implementation is related to field programmable gate array (FPGA) resource usage and the cycle time of emulation, choosing a proper binary tree topology for WDF implementation can help balance the complexity and performance quality of an emulation system. Both WDF-FPGA emulation and HSpice simulation on the same circuit are tested. There is no significant difference between these two simulations. However, in terms of time consumption, the WDF-FPGA emulation has an advantage over the other. Our experiment also demonstrates that the optimized WDF-FPGA emulation has an acceptable accuracy and feasibility.
KW - Analog circuit emulation
KW - Field programmable gate array (FPGA)
KW - Wave digital filter (WDF)
UR - http://www.scopus.com/inward/record.url?scp=85029000629&partnerID=8YFLogxK
U2 - 10.15918/j.jbit1004-0579.201726.0213
DO - 10.15918/j.jbit1004-0579.201726.0213
M3 - Article
AN - SCOPUS:85029000629
SN - 1004-0579
VL - 26
SP - 235
EP - 244
JO - Journal of Beijing Institute of Technology (English Edition)
JF - Journal of Beijing Institute of Technology (English Edition)
IS - 2
ER -