Optimized Implementation for Wave Digital Filter Based Circuit Emulation on FPGA

Yue Ma, Shun'an Zhong, Shiwei Ren*

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

Abstract

A binary tree representation is designed in this paper for optimization of wave digital filter (WDF) implementation. To achieve this, an equivalent WDF model of the original circuit is converted into abinary tree representation at first. This WDF binary tree can then be transformed to several topologies with the same implication, since the WDF adaptors have a symmetrical behavior on their ports. Because the WDF implementation is related to field programmable gate array (FPGA) resource usage and the cycle time of emulation, choosing a proper binary tree topology for WDF implementation can help balance the complexity and performance quality of an emulation system. Both WDF-FPGA emulation and HSpice simulation on the same circuit are tested. There is no significant difference between these two simulations. However, in terms of time consumption, the WDF-FPGA emulation has an advantage over the other. Our experiment also demonstrates that the optimized WDF-FPGA emulation has an acceptable accuracy and feasibility.

Original languageEnglish
Pages (from-to)235-244
Number of pages10
JournalJournal of Beijing Institute of Technology (English Edition)
Volume26
Issue number2
DOIs
Publication statusPublished - 1 Jun 2017

Keywords

  • Analog circuit emulation
  • Field programmable gate array (FPGA)
  • Wave digital filter (WDF)

Fingerprint

Dive into the research topics of 'Optimized Implementation for Wave Digital Filter Based Circuit Emulation on FPGA'. Together they form a unique fingerprint.

Cite this