Implementation of MPEG codec system based on FPGA and upper computer

Lei Ren, Linbo Tang, Ye Jin

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

1 Citation (Scopus)

Abstract

Due to the huge amount of calculations of video compression, its implementation needs the support of powerful computing capability. This article briefly describes the principles and key technologies of MPEG-1, and proposes an implementation method of MPEG-1 codec system based on FPGA and upper computer. The MPEG-1 encoding is implemented in FPGA, meanwhile, the adding of HDLC protocol to the compressed data is also finished in FPGA. The compressed code stream with HDLC protocol is transmitted by RS485 bus. Then the upper computer receives compressed code stream data by MPB202 card, which can parse data with HDLC protocol. Finally, the upper computer gets the compressed image data, decodes the compressed data and displays the image. After verification, the system can successfully realize the MPEG-1 encoding and decoding. This system can be used as a basic reference to a more advanced video compression system.

Original languageEnglish
Title of host publicationProceedings - 2013 International Conference on Computational and Information Sciences, ICCIS 2013
Pages1827-1830
Number of pages4
DOIs
Publication statusPublished - 2013
Event2013 5th International Conference on Computational and Information Sciences, ICCIS 2013 - Shiyan, Hubei, China
Duration: 21 Jun 201323 Jun 2013

Publication series

NameProceedings - 2013 International Conference on Computational and Information Sciences, ICCIS 2013

Conference

Conference2013 5th International Conference on Computational and Information Sciences, ICCIS 2013
Country/TerritoryChina
CityShiyan, Hubei
Period21/06/1323/06/13

Keywords

  • FPGA
  • HDLC
  • MPEG-1
  • Upper computer

Fingerprint

Dive into the research topics of 'Implementation of MPEG codec system based on FPGA and upper computer'. Together they form a unique fingerprint.

Cite this