Design of real-time convolution processor and its application in radar echo signal simulator

Wang Zongbo*, Gao Meiguo, Fu Xiongjun, Jiang Changyong

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

6 Citations (Scopus)

Abstract

An approach of implementing time-domain realtime convolution processor into multi-chip FPGA hardware platform is stated and the application of the convolution processor in radar echo signal simulator is introduced. With high speed input data flow, the algorithm of parallel-decomposition and coefficientpartitioned convolution is proposed to meet the realtime requirement. With the decomposition of the input data and the coefficient sequence, the input data flow from ADC with high sample rate can be slow down; with the partition of the coefficient sequence, the overall convolution process can be partitioned into several sub-convolutions and implementing into multichip FPGA hardware platform. The algorithm and design architecture shown in the paper is useful in complicate radar echo signal simulation with broadband coverage and low input-output delay.

Original languageEnglish
Title of host publicationProceedings of the International Conference on Computer Science and Information Technology, ICCSIT 2008
Pages162-166
Number of pages5
DOIs
Publication statusPublished - 2008
EventInternational Conference on Computer Science and Information Technology, ICCSIT 2008 - Singapore, Singapore
Duration: 29 Aug 20082 Sept 2008

Publication series

NameProceedings of the International Conference on Computer Science and Information Technology, ICCSIT 2008

Conference

ConferenceInternational Conference on Computer Science and Information Technology, ICCSIT 2008
Country/TerritorySingapore
CitySingapore
Period29/08/082/09/08

Fingerprint

Dive into the research topics of 'Design of real-time convolution processor and its application in radar echo signal simulator'. Together they form a unique fingerprint.

Cite this