ASIC design of DA-based 2D inverse discrete cosine transform

He Chen*, Yueqiu Han

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

Abstract

The full top-down ASIC (application specific integrated circuits) design of 2D inverse discrete cosine transform (IDCT) was presented. In the 1D IDCT algorithm, the Chen-based fast IDCT algorithm was utilized, and multiplier accumulators were implemented with improved DA (distributed algorithm) to reduce hardware area and enhance speed performance. The VHSIC hardware description language (VHDC) simulation, synthesis and physical realization were implemented by EDA tools. It has been shown that compared with the existing design, the 2D IDCT ASIC design possesses the best timing performance.

Original languageEnglish
Pages (from-to)167-174
Number of pages8
JournalJournal of Beijing Institute of Technology (English Edition)
Volume8
Issue number2
Publication statusPublished - Jun 1999

Fingerprint

Dive into the research topics of 'ASIC design of DA-based 2D inverse discrete cosine transform'. Together they form a unique fingerprint.

Cite this