The ASIC design for synthesizing dual channel Gauss white noise

Wei Cui*, Yueqiu Han, Teng Long

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

2 引用 (Scopus)

摘要

A novel ASIC design for synthesizing Gauss white noise is proposed in this paper. The ASIC design is based on the principle of theoretical analysis and arithmetic iteration which is implemented as pipelined CORDIC architecture. The proposed system not only can generate dual channel Gauss white noise simultaneously, but also consumes similar sources for synthesizing single channel Gauss white noise. The power consumption of this chip is also very low because the chip has an automatic power-down feature. Beside, the goodness and periodicity of Gauss white noise synthesized by ASIC are better than conventional ones so that the ASIC design is especially suited in communication system and radar echo simulation environment etc. The validity of the design is verified by simulation and measurement results.

源语言英语
页(从-至)327-331
页数5
期刊Chinese Journal of Electronics
11
3
出版状态已出版 - 7月 2002

指纹

探究 'The ASIC design for synthesizing dual channel Gauss white noise' 的科研主题。它们共同构成独一无二的指纹。

引用此

Cui, W., Han, Y., & Long, T. (2002). The ASIC design for synthesizing dual channel Gauss white noise. Chinese Journal of Electronics, 11(3), 327-331.