Research on UWB synchronization technology and its implementation in FPGA

Qing Nie, Ning Fang, Zhan Xu*, Fei Gao, Bo Yang

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

4 引用 (Scopus)

摘要

In order to simplify the complexity and reduce clock of field programmable gate array(FPGA), an improved multi-channel parallel synchronization scheme was proposed based on traditional sliding window correlation, combining the 1 bit quantification and multipath energy accumulation algorithm. In this paper, a method was designed to implement the FPGA, the influence of 1 bit quantification on system performance was analyzed and the quantitative results of SNR loss was provided. The simulation results show that the 1 bit quantification can bring 2 dB SNR loss in Gaussian and Rayleigh channel. The best threshold range can be got through the simulation of false alarm probability and detection probability in Gaussian and Rayleigh channel.

源语言英语
页(从-至)175-179
页数5
期刊Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology
37
2
DOI
出版状态已出版 - 1 2月 2017

指纹

探究 'Research on UWB synchronization technology and its implementation in FPGA' 的科研主题。它们共同构成独一无二的指纹。

引用此