Implementation of a parallel DSP system debugger

Qiong Zhi Wu, Fang Nan*, Feng Zhang

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

摘要

For the requirement that software debugging is quite difficult for dedicate parallel processing system consisting by multiple digital signal processor (DSP), concept of system-level debugging was proposed. The basic task and method of system-level debugging was discussed based on the hierarchical shared bus hardware structure model. A system level software debugger was designed and implemented with some key technology including hierarchical data structure, static symbol table auto-generation and extendable low level interface. This debugger makes it easy for system and global level debugging of large DSP processing array.

源语言英语
页(从-至)855-858
页数4
期刊Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology
31
7
出版状态已出版 - 7月 2011

指纹

探究 'Implementation of a parallel DSP system debugger' 的科研主题。它们共同构成独一无二的指纹。

引用此