FPGA implementation of 3 bit block adaptive quantization algorithm

Wei Cui*, Cheng Shu Li, Zhi Yong Tong

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

1 引用 (Scopus)

摘要

Using field programmable gate array (FPGA) for synthesized aperture radar (SAR) data compression can reduce the time of data compression, so it increases the resolution of radar. Under studying the block adaptive quantization (BAQ) algorithm and comparing the hardware structure of digital signal processor (DSP) and FPGA, the idea of using FPGA for BAQ is presented in this paper, and the detail processes of 3 bit BAQ compression implemented by FPGA are also introduced. Experimental results show that implementing BAQ compression employing FPGA has the advantages of high speed, simple circuit structure and high signal fidelity after quantization. So using application specific integrated circuit (ASIC) for SAR raw data compression will become one of efficient approaches for improving speed.

源语言英语
页(从-至)139-142
页数4
期刊Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology
25
2
出版状态已出版 - 2月 2005
已对外发布

指纹

探究 'FPGA implementation of 3 bit block adaptive quantization algorithm' 的科研主题。它们共同构成独一无二的指纹。

引用此