Efficient architecture and hardware implementation of coherent integration processor for digital video broadcast-based passive bistatic radar

Tao Shan*, Shengheng Liu, Yimin D. Zhang, Moeness G. Amin, Ran Tao, Yuan Feng

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

56 引用 (Scopus)

摘要

In this study, the problem of efficient implementation of a coherent integration processor in passive bistatic radars (PBRs) in the presence of range migration is addressed. The authors present a coherent integration architecture for PBR, which consists of a frequency-domain pulse compression module to reduce the overall runtime for the computation of the cross-ambiguity function, and an efficient decimated keystone transform module based on the chirp z-transform to compensate the range migration. The proposed architecture is then implemented in a hybrid central processing unit plus graphic processing unit scheme. Real measurement data are used to verify the superior integration performance and reduced computational complexity achieved by the proposed scheme.

源语言英语
页(从-至)97-106
页数10
期刊IET Radar, Sonar and Navigation
10
1
DOI
出版状态已出版 - 1 1月 2016

指纹

探究 'Efficient architecture and hardware implementation of coherent integration processor for digital video broadcast-based passive bistatic radar' 的科研主题。它们共同构成独一无二的指纹。

引用此