摘要
In this study, the problem of efficient implementation of a coherent integration processor in passive bistatic radars (PBRs) in the presence of range migration is addressed. The authors present a coherent integration architecture for PBR, which consists of a frequency-domain pulse compression module to reduce the overall runtime for the computation of the cross-ambiguity function, and an efficient decimated keystone transform module based on the chirp z-transform to compensate the range migration. The proposed architecture is then implemented in a hybrid central processing unit plus graphic processing unit scheme. Real measurement data are used to verify the superior integration performance and reduced computational complexity achieved by the proposed scheme.
源语言 | 英语 |
---|---|
页(从-至) | 97-106 |
页数 | 10 |
期刊 | IET Radar, Sonar and Navigation |
卷 | 10 |
期 | 1 |
DOI | |
出版状态 | 已出版 - 1 1月 2016 |