Design research of the des against power analysis attacks based on FPGA

Xianwen Yang*, Zheng Li, An Wang, Shengjun Wen

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

5 引用 (Scopus)

摘要

Aiming at the DES design scheme against power analysis attacks introduced by Standart et al., an improved scheme is presented in this paper. In the improved scheme, eight dummy S-Boxes are proposed to make the power consumption of the DES S-Box logic gates constant instead of random, and it can make the same difficulties for power analysis attackers consuming 98% less memories as compared with the previous scheme. By analyzing the improved scheme in theory and using an accurate circuit simulator, the secure efficacy of the improved one is verified. The verification results indicate that the improved scheme can satisfy the practical applications against power analysis attacks, and it can be also introduced into the FPGA implementations of other cryptographic algorithms' S-Box against power analysis attacks.

源语言英语
页(从-至)18-22
页数5
期刊Microprocessors and Microsystems
35
1
DOI
出版状态已出版 - 2月 2011
已对外发布

指纹

探究 'Design research of the des against power analysis attacks based on FPGA' 的科研主题。它们共同构成独一无二的指纹。

引用此