Design on Parallel structure of DSSS receiver using FPGA

Yang Jie*, Qian Zhu

*此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

摘要

In this paper, a novel high-speed parallel structure of low-pass filter for filtering and matched algorithm for searching synchronization in DSSS receiver is studied. We extend previous implements for introducing parallelism into the design of Direct Sequence Spread Spectrum (DSSS) receiver. Design techniques, such as parallel structure, optimized compressor cells and pipeline architecture for reducing the hardware resource consumption of multiplier, adder and look-up tables (LUT), use to realize a high-speed processing, precise synchronized and reconfigurable DSSS receiver. The design trade-offs analyzed with ISE 10.1 in detail, including the maximum frequency and number of resources of slices, bonded IOs and GCLKs, and implemented with a XC4VLX160 FPGA device.

源语言英语
主期刊名2010 6th International Conference on Wireless Communications, Networking and Mobile Computing, WiCOM 2010
DOI
出版状态已出版 - 2010
活动2010 6th International Conference on Wireless Communications, Networking and Mobile Computing, WiCOM 2010 - Chengdu, 中国
期限: 23 9月 201025 9月 2010

出版系列

姓名2010 6th International Conference on Wireless Communications, Networking and Mobile Computing, WiCOM 2010

会议

会议2010 6th International Conference on Wireless Communications, Networking and Mobile Computing, WiCOM 2010
国家/地区中国
Chengdu
时期23/09/1025/09/10

指纹

探究 'Design on Parallel structure of DSSS receiver using FPGA' 的科研主题。它们共同构成独一无二的指纹。

引用此