Design of a diode-bridge track-and-hold circuit

Junda Qu*, Youtao Zhang, Feng Qian

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

摘要

This paper presents a dual-stage, fully-differential track-and-hold circuit, in which both stages have independent clock buffer, and can be configured to track mode independently. This circuit is implemented with 1 μm GaAs HBT technology with the area of 1.8 mm×2 mm and the power consumption of 2.75 W. The proposed track-and-hold circuit is capable of operating under 1 GS/s, and sampling bandwidth exceeds 7 GHz with 250 mV peak to peak single-ended input; It has 8 bit ENOB when the input single-ended input signal is under 250 mV peak to peak with frequency from DC to 2 GHz.

源语言英语
页(从-至)42-46
页数5
期刊Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics
33
1
出版状态已出版 - 2月 2013
已对外发布

指纹

探究 'Design of a diode-bridge track-and-hold circuit' 的科研主题。它们共同构成独一无二的指纹。

引用此