Automatic port and bus sizing in NoGap

Per Karlström*, Wenbiao Zhou, Dake Liu

*此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

3 引用 (Scopus)

摘要

ASIP processors and programmable accelerators are replacing monolithic ASICs in more and more areas. However the design and implementation of a new ASIP processor or programmable accelerator requires a substantial design effort. There are a number of existing tools that promise to ease this design effort, but using these tools usually means that the designer get locked into the tools a priori assumtions and it is therefore hard to develop truly novel ASIPs or accelerators. NoGap is a tool that delivers design support while not locking the designer into any predefined template architecture. An important aspect of NoGaps design process is the ability to design the data path of each instruction individually. Therefore the size of input/output ports can sometimes not be known while designing the individual functional units. For this reason we have introduced the concept of dynamic port sizes, which is an extension of the parameter/-generic concept in Verilog/VHDL. A problem arises if the data path graph contains loops, either due to intra or inter instruction dependencies. This paper will present the algorithm used to solve this looping problem.

源语言英语
主期刊名Proceedings - 2010 International Conference on Embedded Computer Systems
主期刊副标题Architectures, Modeling and Simulation, IC-SAMOS 2010
258-264
页数7
DOI
出版状态已出版 - 2010
已对外发布
活动2010 10th International Conference on Embedded Computer Systems: Architectures, Modeling and Simulation, IC-SAMOS 2010 - Samos, 希腊
期限: 19 7月 201022 7月 2010

出版系列

姓名Proceedings - 2010 International Conference on Embedded Computer Systems: Architectures, Modeling and Simulation, IC-SAMOS 2010

会议

会议2010 10th International Conference on Embedded Computer Systems: Architectures, Modeling and Simulation, IC-SAMOS 2010
国家/地区希腊
Samos
时期19/07/1022/07/10

指纹

探究 'Automatic port and bus sizing in NoGap' 的科研主题。它们共同构成独一无二的指纹。

引用此