ASIC design of floating-point FFT processor

He Chen*, Zhong Wu Zhao

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

5 引用 (Scopus)

摘要

An application specific integrated circuit (ASIC) design of a 1024 points floating-point fast Fourier transform (FFT) processor is presented. It can satisfy the requirement of high accuracy FFT result in related fields. Several novel design techniques for floating-point adder and multiplier are introduced in detail to enhance the speed of the system. At the same time, the power consumption is decreased. The hardware area is effectively reduced as an improved butterfly processor is developed. There is a substantial increase in the performance of the design since a pipelined architecture is adopted, and very large scale integrated (VLSI) is easy to realize due to the regularity. A result of validation using field programmable gate array (FPGA) is shown at the end. When the system clock is set to 50 MHz, 204.8 μs is needed to complete the operation of FFT computation.

源语言英语
页(从-至)389-393
页数5
期刊Journal of Beijing Institute of Technology (English Edition)
13
4
出版状态已出版 - 12月 2004

指纹

探究 'ASIC design of floating-point FFT processor' 的科研主题。它们共同构成独一无二的指纹。

引用此