Variation-Aware Task Mapping on Homogeneous Fault-Tolerant Multi-Core Network-on-Chips

Chengbo Xue, Yougen Xu, Yue Hao, Wei Gao*

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

摘要

A variation-aware task mapping approach is proposed for a multi-core network-on-chips with redundant cores, which includes both the design-time mapping and run-time scheduling algorithms. Firstly, a design-time genetic task mapping algorithm is proposed during the design stage to generate multiple task mapping solutions which cover a maximum range of chips. Then, during the run, one optimal task mapping solution is selected. Additionally, logical cores are mapped to physically available cores. Both core asymmetry and topological changes are considered in the proposed approach. Experimental results show that the performance yield of the proposed approach is 96% on average, and the communication cost, power consumption and peak temperature are all optimized without loss of performance yield.

源语言英语
页(从-至)497-509
页数13
期刊Journal of Beijing Institute of Technology (English Edition)
28
3
DOI
出版状态已出版 - 1 9月 2019

指纹

探究 'Variation-Aware Task Mapping on Homogeneous Fault-Tolerant Multi-Core Network-on-Chips' 的科研主题。它们共同构成独一无二的指纹。

引用此