Van der Waals negative capacitance transistors

Xiaowei Wang, Peng Yu*, Zhendong Lei, Chao Zhu, Xun Cao, Fucai Liu, Lu You, Qingsheng Zeng, Ya Deng, Chao Zhu, Jiadong Zhou, Qundong Fu, Junling Wang, Yizhong Huang, Zheng Liu

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

197 引用 (Scopus)

摘要

The Boltzmann distribution of electrons sets a fundamental barrier to lowering energy consumption in metal-oxide-semiconductor field-effect transistors (MOSFETs). Negative capacitance FET (NC-FET), as an emerging FET architecture, is promising to overcome this thermionic limit and build ultra-low-power consuming electronics. Here, we demonstrate steep-slope NC-FETs based on two-dimensional molybdenum disulfide and CuInP2S6 (CIPS) van der Waals (vdW) heterostructure. The vdW NC-FET provides an average subthreshold swing (SS) less than the Boltzmann’s limit for over seven decades of drain current, with a minimum SS of 28 mV dec−1. Negligible hysteresis is achieved in NC-FETs with the thickness of CIPS less than 20 nm. A voltage gain of 24 is measured for vdW NC-FET logic inverter. Flexible vdW NC-FET is further demonstrated with sub-60 mV dec−1 switching characteristics under the bending radius down to 3.8 mm. These results demonstrate the great potential of vdW NC-FET for ultra-low-power and flexible applications.

源语言英语
文章编号3037
期刊Nature Communications
10
1
DOI
出版状态已出版 - 1 12月 2019
已对外发布

指纹

探究 'Van der Waals negative capacitance transistors' 的科研主题。它们共同构成独一无二的指纹。

引用此