Recursive and folded implementation of digital matched filter

Ye Bing Shen*, Jian Ping An, Ai Hua Wang

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

2 引用 (Scopus)

摘要

An optimized structure of FPGA realization for digital matched filters (DMF) is presented. By fully applying the storage potential of 16 bit shift register LUT (SRL16E), a recursive delay line (RDL) is proposed with the characters of multiplicative decrease of taps number and increase of taps' sample rate. Recursive folded DMF based on RDL and time-division multiplexing is also analyzed. By using the optimized structure, the sample rate of delay line and the throughput of correlation-calculation unit (CCU) are both increased, and the resource consumption of DMF is decreased greatly at the price of increasing clock frequency. The resource consumption of 1/4 recursive folded structure of DMF is only 1/3 of the consumption of unoptimized structure.

源语言英语
页(从-至)733-736
页数4
期刊Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology
26
8
出版状态已出版 - 8月 2006

指纹

探究 'Recursive and folded implementation of digital matched filter' 的科研主题。它们共同构成独一无二的指纹。

引用此