Reconfigurable hardware architecture for Mean Level and log-t CFAR detectors in FPGA implementations

Jiafei Zhao, Rongkun Jiang, Hao Yang, Xuetian Wang, Hongmin Gao

科研成果: 期刊稿件文章同行评审

5 引用 (Scopus)

摘要

For radar target detection, the selection of the optimal constant false alarm rate (CFAR) detector usually relies on clutter distribution types. By integrating two types of Mean Level and log-t CFAR detectors, a reconfigurable hardware architecture is proposed and implemented on field programmable gate array (FPGA). It allows to switch a suitable detector for specific clutter distribution and configure the parameters including the number of reference and guard cells, the threshold factor, and the desired false alarm probability. Synthesis results reveal its advantages of occupying 18% less hardware resources than the architecture that naively integrates two types of detectors. According to the experimental results, the proposed architecture can perform a processing speed of 100 MHz and require only 83 microseconds for a clutter of 8192 samples.

源语言英语
文章编号20190584
期刊IEICE Electronics Express
16
21
DOI
出版状态已出版 - 2019

指纹

探究 'Reconfigurable hardware architecture for Mean Level and log-t CFAR detectors in FPGA implementations' 的科研主题。它们共同构成独一无二的指纹。

引用此