Real-time implementation for reduced-complexity LDPC decoder in satellite communication

Yongqing Wang, Donglei Liu, Lida Sun, Siliang Wu

科研成果: 期刊稿件文章同行评审

6 引用 (Scopus)

摘要

In this paper, it has proposed a real-time implementation of low-density paritycheck (LDPC) decoder with less complexity used for satellite communication on FPGA platform. By adopting a (2048, 4096) irregular quasi-cyclic (QC) LDPC code, the proposed partly parallel decoding structure balances the complexity between the check node unit (CNU) and the variable node unit (VNU) based on min-sum (MS) algorithm, thereby achieving less Slice resources and superior clock performance. Moreover, as a lookup table (LUT) is utilized in this paper to search the node message stored in timeshare memory unit, it is simple to reuse and save large amount of storage resources. The implementation results on Xilinx FPGA chip illustrate that, compared with conventional structure, the proposed scheme can achieve at last 28.6% and 8% cost reduction in RAM and Slice respectively. The clock frequency is also increased to 280MHz without decoding performance deterioration and convergence speed reduction.

源语言英语
页(从-至)94-104
页数11
期刊China Communications
11
12
DOI
出版状态已出版 - 1 12月 2014

指纹

探究 'Real-time implementation for reduced-complexity LDPC decoder in satellite communication' 的科研主题。它们共同构成独一无二的指纹。

引用此