摘要
ASIC (FPGA)+DSP+RAM is popular model in high speed parallel pipeline signal processing. It is especially suitable for China. Based on the combination of FPGA's configurable logic blocks and external memory, the problem exist between limited PCB size and huge memory space is solved in radar data processing. On the other hand, the parallel pipeline functions of FPGA resolve the problem between mass radar data real-time processing and limited DSP speeds. The track correlation after using FPGA, FPGA's operation model control, data communication and exchange between DSP and host computer are all done by DSP. Therefore the optimal system structure is established. The system is checked and accepted, and satisfies the requirement of the design.
源语言 | 英语 |
---|---|
页(从-至) | 1145-1147 |
页数 | 3 |
期刊 | Tien Tzu Hsueh Pao/Acta Electronica Sinica |
卷 | 29 |
期 | 8 |
出版状态 | 已出版 - 8月 2001 |