Radar multi-target real-time detection with FPGA and DSP

Bao Jun Zhao*, Cai Cheng Shi, Q. Han Yue-Qiu, Er Ke Mao

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

4 引用 (Scopus)

摘要

ASIC (FPGA)+DSP+RAM is popular model in high speed parallel pipeline signal processing. It is especially suitable for China. Based on the combination of FPGA's configurable logic blocks and external memory, the problem exist between limited PCB size and huge memory space is solved in radar data processing. On the other hand, the parallel pipeline functions of FPGA resolve the problem between mass radar data real-time processing and limited DSP speeds. The track correlation after using FPGA, FPGA's operation model control, data communication and exchange between DSP and host computer are all done by DSP. Therefore the optimal system structure is established. The system is checked and accepted, and satisfies the requirement of the design.

源语言英语
页(从-至)1145-1147
页数3
期刊Tien Tzu Hsueh Pao/Acta Electronica Sinica
29
8
出版状态已出版 - 8月 2001

指纹

探究 'Radar multi-target real-time detection with FPGA and DSP' 的科研主题。它们共同构成独一无二的指纹。

引用此