Optimal design of the serial data receiving path

Li Xu*, Ling Juan Miao, Jun Shen

*此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

摘要

Using the Finite State Machines (FSMs) as the core control unit, a serial data receiving scheme based on FPGA is proposed in this paper. The scheme adopts FPGA instead of dedicated chips in digital system to implement asynchronous serial data receiving, and then, to identify and check the data packet in accordance with a certain format. The FSMs described following the coding guidelines of Hardware Description Language (HDL) are introduced to control each module. The design simplifies the circuits, reduces volume, increases data reliability, and more over, processes the data packet by hardware which lightens the processor's calculation load, thus improving digital system's performance. Simulation and practical testing are carried out at last. The results show that the data receiving is accurate and reliable which validates the validity of the design.

源语言英语
主期刊名Proceedings of the 30th Chinese Control Conference, CCC 2011
4469-4474
页数6
出版状态已出版 - 2011
活动30th Chinese Control Conference, CCC 2011 - Yantai, 中国
期限: 22 7月 201124 7月 2011

出版系列

姓名Proceedings of the 30th Chinese Control Conference, CCC 2011

会议

会议30th Chinese Control Conference, CCC 2011
国家/地区中国
Yantai
时期22/07/1124/07/11

指纹

探究 'Optimal design of the serial data receiving path' 的科研主题。它们共同构成独一无二的指纹。

引用此