Large dynamic range accurate digitally programmable delay line with 250-ps resolution

Jiaqi Li*, Zhe Zheng, Min Liu, Siliang Wu

*此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

14 引用 (Scopus)

摘要

This paper presents a design of large dynamic range accurate digitally programmable delay line with 250-ps resolution on a single field programmable gate array (FPGA) chip. This design adopts Time-to-Digital conversion(TDC) technology, counter-based delay technology and small range digitally programmable delay line technology. When working with an oscillator with frequency accuracy of ±1ppm, and when the delay range is within 0-0.1 ms, the delay accuracy of our design can reach ±350 ps.

源语言英语
主期刊名8th International Conference on Signal Processing, ICSP 2006
出版商Institute of Electrical and Electronics Engineers Inc.
ISBN(印刷版)0780397371, 9780780397378
DOI
出版状态已出版 - 2006
活动8th International Conference on Signal Processing, ICSP 2006 - Guilin, 中国
期限: 16 11月 200620 11月 2006

出版系列

姓名International Conference on Signal Processing Proceedings, ICSP
1

会议

会议8th International Conference on Signal Processing, ICSP 2006
国家/地区中国
Guilin
时期16/11/0620/11/06

指纹

探究 'Large dynamic range accurate digitally programmable delay line with 250-ps resolution' 的科研主题。它们共同构成独一无二的指纹。

引用此