Implementing EW Receivers Based on Large Point Reconfigured FFT on FPGA Platforms

He Chen, Xiujie Qu*, Yuedong Luo, Chenwei Deng

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

摘要

This paper presents design and implementation of digital receiver based on large point fast Fourier transform (FFT) suitable for electronic warfare (EW) applications. When implementing the FFT algorithm on field-programmable gate array (FPGA) platforms, the primary goal is to maximize throughput and minimize area. This algorithm adopts two-dimension, parallel and pipeline stream mode and implements the reconfiguration of FFT’s points. Moreover, a double-sequence-separation FFT algorithm has been implemented in order to achieve faster real time processing in broadband digital receivers. The performance of the hardware implementation on the FPGA platforms of broadband digital receivers has been analyzed in depth. It reaches the requirement of high-speed digital signal processing, and reveals the designing this kind of digital signal processing systems on FPGA platforms.

源语言英语
页(从-至)1131-1139
页数9
期刊International Journal of Computational Intelligence Systems
4
6
DOI
出版状态已出版 - 12月 2011

指纹

探究 'Implementing EW Receivers Based on Large Point Reconfigured FFT on FPGA Platforms' 的科研主题。它们共同构成独一无二的指纹。

引用此