Implementation of parallel interface and matrix transpose for SAR imaging based On Virtex6 FPGA

Ying Liu, Yi Zhuang Xie*, Xing Bin Huang

*此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

1 引用 (Scopus)

摘要

This paper is mainly devoted to discuss design method of synthetic aperture radar (SAR) real-time signal processing based on FPGA, and this method has been verified on the hardware platform. Account for SAR real-time imaging, huge data must be stored in external memory such as DDR SDRAM. The effective bandwidth will be greatly reduced which has a great impact on the whole system efficiency, if traditional method is used. In this paper, an effective and realizable approach is put forward to improve the efficiency of matrix transpose. Furthermore, in order to realize communication between different boards, LVDS is chosen and it can better guarantee the performance of the whole system. The implementation of LVDS interface design is illustrated to realize high-speed real-time transmission and link multiple FPGA on one board in the paper.

源语言英语
主期刊名IET International Radar Conference 2013
版本617 CP
DOI
出版状态已出版 - 2013
活动IET International Radar Conference 2013 - Xi'an, 中国
期限: 14 4月 201316 4月 2013

出版系列

姓名IET Conference Publications
编号617 CP
2013

会议

会议IET International Radar Conference 2013
国家/地区中国
Xi'an
时期14/04/1316/04/13

指纹

探究 'Implementation of parallel interface and matrix transpose for SAR imaging based On Virtex6 FPGA' 的科研主题。它们共同构成独一无二的指纹。

引用此