摘要
Because of the poor real-time performance of in-place fast Fourier transforms, a reconfigurable radix-4 FFT processor is studied and designed, which is based on decimation-in-time and single floating-point computation. The proposed method adopts "pipeline and parallel" structure for accessing multiple memories to improve the FFT processing speed, and then it is applied to digital pulse compression. The experimental result shows that the proposed FFT based on radix-4 computation can implement digital pulse compression rapidly under no adding hardware resources. The proposed method can be also applied to other radix FFTs.
源语言 | 英语 |
---|---|
文章编号 | 792862 |
期刊 | Mathematical Problems in Engineering |
卷 | 2015 |
DOI | |
出版状态 | 已出版 - 2015 |