High real-time design of digital pulse compression based on FPGA

Xiujie Qu*, Cuimei Ma, Shixin Zhang, Sitong Lian

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

5 引用 (Scopus)

摘要

Because of the poor real-time performance of in-place fast Fourier transforms, a reconfigurable radix-4 FFT processor is studied and designed, which is based on decimation-in-time and single floating-point computation. The proposed method adopts "pipeline and parallel" structure for accessing multiple memories to improve the FFT processing speed, and then it is applied to digital pulse compression. The experimental result shows that the proposed FFT based on radix-4 computation can implement digital pulse compression rapidly under no adding hardware resources. The proposed method can be also applied to other radix FFTs.

源语言英语
文章编号792862
期刊Mathematical Problems in Engineering
2015
DOI
出版状态已出版 - 2015

指纹

探究 'High real-time design of digital pulse compression based on FPGA' 的科研主题。它们共同构成独一无二的指纹。

引用此