FPGA implementation of wave pipelining CORDIC algorithms

Wei Cui*

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

2 引用 (Scopus)

摘要

The implementation of the coordinate rotational digital computer (CORDIC) algorithm with wave pipelining technique on field programmable gate array (FPGA) is described. All data in FPGA-based wave pipelining pass through a number of logic gates, in the same way that all data pass through the same number of registers in a conventional pipeline. Moreover, all paths are routed using identical routing resources. The manual placement, timing driven routing and timing analyzing techniques are applied to optimize the layout for achieving good path balance, Experimental results show that a 256-LUT logic depth circuit mapped on XC4VLX15-12 runs as high as 330 MHz, which is a little lower than the speed of 336 MHz based on the conventional 16-stage pipelining in the same chip. The latency of the wave pipelining circuit is 30.3 ns, which is 36.4% shorter than the latency of 16-stage conventional pipelining circuit.

源语言英语
页(从-至)76-80
页数5
期刊Journal of Beijing Institute of Technology (English Edition)
17
1
出版状态已出版 - 3月 2008

指纹

探究 'FPGA implementation of wave pipelining CORDIC algorithms' 的科研主题。它们共同构成独一无二的指纹。

引用此