摘要
The modelling, design and implementation of a high-speed programmable polyphase finite impulse response (FIR) filter with field programmable gate array (FPGA) technology are described. This FIR filter can run automatically according to the programmable configuration word including symmetry/asymmetry, odd/even taps, from 32 taps up to 256 taps. The filter with 12 bit signal and 12 bit coefficient word-length has been realized on a Xilinx Virtex II-v1500 device and operates at the maximum sampling frequency of 160 MHz.
源语言 | 英语 |
---|---|
页(从-至) | 4-8 |
页数 | 5 |
期刊 | Journal of Beijing Institute of Technology (English Edition) |
卷 | 14 |
期 | 1 |
出版状态 | 已出版 - 3月 2005 |