FPGA-based efficient programmable polyphase FIR filter

He Chen*, Cheng Huan Xiong, Shun An Zhong, Hua Wang

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

3 引用 (Scopus)

摘要

The modelling, design and implementation of a high-speed programmable polyphase finite impulse response (FIR) filter with field programmable gate array (FPGA) technology are described. This FIR filter can run automatically according to the programmable configuration word including symmetry/asymmetry, odd/even taps, from 32 taps up to 256 taps. The filter with 12 bit signal and 12 bit coefficient word-length has been realized on a Xilinx Virtex II-v1500 device and operates at the maximum sampling frequency of 160 MHz.

源语言英语
页(从-至)4-8
页数5
期刊Journal of Beijing Institute of Technology (English Edition)
14
1
出版状态已出版 - 3月 2005

指纹

探究 'FPGA-based efficient programmable polyphase FIR filter' 的科研主题。它们共同构成独一无二的指纹。

引用此