TY - JOUR
T1 - Design of a (480, 240) CMOS analog low-density parity-check decoder
AU - Zheng, Hao
AU - Zhao, Zhe
AU - Li, Xiangming
AU - Han, Hangcheng
N1 - Publisher Copyright:
© 2013 IEEE.
PY - 2017/8
Y1 - 2017/8
N2 - Digital low-density parity-check (LDPC) decoders can hardly meet the power-limits brought by the new application scenarios. The analog LDPC decoder, which is an application of the analog computation technology, is considered to have the potential to address this issue to some extent. However, due to the lack of automation tools and analog stopping criteria, the analog LDPC decoders suffer from costly handcraft design and additional decoding delay, and are not feasible to practical applications. To address these issues, a decoder architecture using reusable building blocks is designed to lower the handcraft design, and a probability stopping criterion that is specially designed for analog decoder is further planned and implemented to reduce the decoding delay. Then, a (480,240) CMOS analog LDPC decoder is designed and fabricated in a 0.35-μm CMOS technology. Experimental results show that the decoder prototype can achieve 50Mbps throughput when the power consumption is about 86.3mW, and the decoding delay can be reduced by at most 93% compared with using the preset maximum decoding delay in existing works.
AB - Digital low-density parity-check (LDPC) decoders can hardly meet the power-limits brought by the new application scenarios. The analog LDPC decoder, which is an application of the analog computation technology, is considered to have the potential to address this issue to some extent. However, due to the lack of automation tools and analog stopping criteria, the analog LDPC decoders suffer from costly handcraft design and additional decoding delay, and are not feasible to practical applications. To address these issues, a decoder architecture using reusable building blocks is designed to lower the handcraft design, and a probability stopping criterion that is specially designed for analog decoder is further planned and implemented to reduce the decoding delay. Then, a (480,240) CMOS analog LDPC decoder is designed and fabricated in a 0.35-μm CMOS technology. Experimental results show that the decoder prototype can achieve 50Mbps throughput when the power consumption is about 86.3mW, and the decoding delay can be reduced by at most 93% compared with using the preset maximum decoding delay in existing works.
KW - LDPC
KW - analog decoder
KW - handcraft design reduction
KW - probability stopping criterion for analog decoding
KW - reusable building block
UR - http://www.scopus.com/inward/record.url?scp=85028799460&partnerID=8YFLogxK
U2 - 10.1109/CC.2017.8014346
DO - 10.1109/CC.2017.8014346
M3 - Article
AN - SCOPUS:85028799460
SN - 1673-5447
VL - 14
SP - 41
EP - 53
JO - China Communications
JF - China Communications
IS - 8
M1 - 8014346
ER -