摘要
This paper introduced a FPGA design scheme of the Radix-22 in the realization of the FFT processor. This method with the SDF structure was considered to decrease the control complexity, increase the utilization factor of the butterfly. The numbers of storage and multiplier were reduced and nonstopping input data could be processed because of the pipeline architecture. At last the architecture was implemented with the Xilinx ISE development tool using VHDL and the balance of different aspects such as speed, resource and storage was tried. Experimentation shows that it is a feasible method to use R22 algorithm to realize FFT transform.
源语言 | 英语 |
---|---|
主期刊名 | IET International Radar Conference 2013 |
版本 | 617 CP |
DOI | |
出版状态 | 已出版 - 2013 |
活动 | IET International Radar Conference 2013 - Xi'an, 中国 期限: 14 4月 2013 → 16 4月 2013 |
出版系列
姓名 | IET Conference Publications |
---|---|
编号 | 617 CP |
卷 | 2013 |
会议
会议 | IET International Radar Conference 2013 |
---|---|
国家/地区 | 中国 |
市 | Xi'an |
时期 | 14/04/13 → 16/04/13 |
指纹
探究 'An implementation of FFT processor' 的科研主题。它们共同构成独一无二的指纹。引用此
Sun, X., Qiu, D., He, C., & Chen, D. (2013). An implementation of FFT processor. 在 IET International Radar Conference 2013 (617 CP 编辑). 文章 0360 (IET Conference Publications; 卷 2013, 号码 617 CP). https://doi.org/10.1049/cp.2013.0360