摘要
Under the background of air-borne synthetic aperture radar, our aim is to achieve small area of chip and high real-time performance. We propose a method to reduce the cost of twiddle factors memory and keep high accuracy. Meanwhile, we apply parallel memory access scheme to implement FFT processor in order to improve the real-time performance. Combined with practical application, we use stimulant point target signal to test the processor and the design of 4096-point processor using this method reduce the amount of RAM. And the results show that the proposed design indeed reduces the hardware resources and improves the real-time performance.
源语言 | 英语 |
---|---|
主期刊名 | IET International Radar Conference 2013 |
版本 | 617 CP |
DOI | |
出版状态 | 已出版 - 2013 |
活动 | IET International Radar Conference 2013 - Xi'an, 中国 期限: 14 4月 2013 → 16 4月 2013 |
出版系列
姓名 | IET Conference Publications |
---|---|
编号 | 617 CP |
卷 | 2013 |
会议
会议 | IET International Radar Conference 2013 |
---|---|
国家/地区 | 中国 |
市 | Xi'an |
时期 | 14/04/13 → 16/04/13 |
指纹
探究 'An efficient design of high-accuracy and low-cost FFT' 的科研主题。它们共同构成独一无二的指纹。引用此
Ma, C., Chen, H., & Ma, L. (2013). An efficient design of high-accuracy and low-cost FFT. 在 IET International Radar Conference 2013 (617 CP 编辑). 文章 0290 (IET Conference Publications; 卷 2013, 号码 617 CP). https://doi.org/10.1049/cp.2013.0290