TY - JOUR
T1 - An ARM-FPGA Hybrid Acceleration and Fault Tolerant Technique for Phase Factor Calculation in Spaceborne Synthetic Aperture Radar Imaging
AU - Xie, Yu
AU - Zhong, Zhihui
AU - Li, Bingyi
AU - Xie, Yizhuang
AU - Chen, Liang
AU - Chen, He
N1 - Publisher Copyright:
© 2008-2012 IEEE.
PY - 2024
Y1 - 2024
N2 - In the realm of real-time spaceborne synthetic aperture radar (SAR) imaging, the accurate and swift phase factors calculation (PFC) holds significant importance. This article introduces an innovative advanced RISC machines (ARM) field-programmable gate array (FPGA) hybrid acceleration technique designed to expedite the phase factor computation process of SAR imaging. By combing the strengths of ARM and FPGA, our approach achieves optimal performance. The proposed methodology strategically allocates the initial and intermediate calculations to ARM, while delegating the intricate exponential functions to FPGA. By incorporating a parallel four-channel coordinated rotation digital computer (CORDIC) structure and redundancy-based fault tolerant modules with error correction codes, the protection of soft errors is realized and the reliability is improved. By utilizing a modified three-tiered reconfigurable processing elements exchange network for fault tolerant CORDIC processors, the acceleration of computing time is realized and hardware overhead is reduced. A comprehensive prototype verification illustrates the method's efficacy for PFC in spaceborne SAR imaging. The evaluation of computational time and resource utilization unveils ARM's suitability for the initial two levels, while the complexities and precision of the third level warrant FPGA computing acceleration. Overall, this research advances a novel ARM-FPGA hybrid strategy that elevates phase factor computation in spaceborne SAR imaging, opening up avenues for efficient and dependable radar imaging applications.
AB - In the realm of real-time spaceborne synthetic aperture radar (SAR) imaging, the accurate and swift phase factors calculation (PFC) holds significant importance. This article introduces an innovative advanced RISC machines (ARM) field-programmable gate array (FPGA) hybrid acceleration technique designed to expedite the phase factor computation process of SAR imaging. By combing the strengths of ARM and FPGA, our approach achieves optimal performance. The proposed methodology strategically allocates the initial and intermediate calculations to ARM, while delegating the intricate exponential functions to FPGA. By incorporating a parallel four-channel coordinated rotation digital computer (CORDIC) structure and redundancy-based fault tolerant modules with error correction codes, the protection of soft errors is realized and the reliability is improved. By utilizing a modified three-tiered reconfigurable processing elements exchange network for fault tolerant CORDIC processors, the acceleration of computing time is realized and hardware overhead is reduced. A comprehensive prototype verification illustrates the method's efficacy for PFC in spaceborne SAR imaging. The evaluation of computational time and resource utilization unveils ARM's suitability for the initial two levels, while the complexities and precision of the third level warrant FPGA computing acceleration. Overall, this research advances a novel ARM-FPGA hybrid strategy that elevates phase factor computation in spaceborne SAR imaging, opening up avenues for efficient and dependable radar imaging applications.
KW - Fault tolerance (FT)
KW - field programmable gate arrays (FPGA)
KW - hybrid integrated circuits (HICS)
KW - phase factor calculation (PFC)
KW - synthetic aperture radar (SAR)
UR - http://www.scopus.com/inward/record.url?scp=85186965942&partnerID=8YFLogxK
U2 - 10.1109/JSTARS.2024.3365464
DO - 10.1109/JSTARS.2024.3365464
M3 - Article
AN - SCOPUS:85186965942
SN - 1939-1404
VL - 17
SP - 5059
EP - 5072
JO - IEEE Journal of Selected Topics in Applied Earth Observations and Remote Sensing
JF - IEEE Journal of Selected Topics in Applied Earth Observations and Remote Sensing
ER -