A unified reconfigurable CORDIC processor for floating-point arithmetic

Linlin Fang, Bingyi Li, Yizhuang Xie*, He Chen, Long Pang

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

7 引用 (Scopus)

摘要

This paper presents a unified reconfigurable coordinate rotation digital computer (CORDIC) processor for floating-point arithmetic. It can be configured to operate in multi-mode to achieve a variety of operations and replaces multiple single-mode CORDIC processors. A reconfigurable pipeline-parallel mixed architecture is proposed to adapt different operations, which maximises the sharing of common hardware circuit and achieves the area-delay efficiency. Compared with previous unified floating-point CORDIC processors, the consumption of hardware resources is greatly reduced. As a proof of concept, we apply it to 16384 × 16384 points target synthetic aperture radar (SAR) imaging system, which is implemented on Xilinx XC7VX690T field programmable gate array platform. The maximum relative error of each phase function between hardware and software computation and the corresponding SAR imaging result can meet the accuracy index requirements.

源语言英语
页(从-至)1436-1450
页数15
期刊International Journal of Electronics
107
9
DOI
出版状态已出版 - 1 9月 2020

指纹

探究 'A unified reconfigurable CORDIC processor for floating-point arithmetic' 的科研主题。它们共同构成独一无二的指纹。

引用此