A small-area design of radix-3 butterfly unit

Cui Mei Ma, He Chen*, Qing Du

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

摘要

A new technique for radix-3 FFT butterfly unit based on floating-point operation is proposed. The aim of the new design is to reduce the hardware resources. First, compatible scaling is used to solve the multiplication. Let the scale factor of √3 be 223, so the multiplication with √3 is replaced by several fixed-point additions. By theoretical analysis, the proposed method decreases the numbers of adders and registers. By contrast, the proposed design reduces one fixed-point adder and two 48-bit registers. In additional, a structure of radix-3 FFT butterfly unit is adopted and in this structure, the number of multiplications with a real data is reduced from 4 to 2. Experimental results show that the proposed method indeed reduces the hardware resources, which plays an important role in decreasing the resources of radix-3 FFT.

源语言英语
页(从-至)1067-1071
页数5
期刊Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology
33
10
出版状态已出版 - 2013

指纹

探究 'A small-area design of radix-3 butterfly unit' 的科研主题。它们共同构成独一无二的指纹。

引用此