A new orthogonal signal generator with DC offset rejection for single-phase phase locked loops

Xiaojiang Huang, Lei Dong*, Furong Xiao, Xiaozhong Liao

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

5 引用 (Scopus)

摘要

This paper presents a new orthogonal signals generator (OSG) with DC Offset rejection for implementing a phase locked loop (PLL) in single-phase grid-connected power systems. An adaptive filter (AF) based on the least mean square (LMS) algorithm is used to constitute the OSG in this study. The DC offset in the measured grid voltage signal can be significantly rejected in the developed OSG technique. This generates two pure orthogonal signals that are free from the DC offset. As a result, the DC offset rejection performance of the presented single-phase phase locked loop (SPLL) can be enhanced. A mathematical model of the developed OSG and the principle of the adaptive filter based SPLL (AF-SPLL) are presented in detail. Finally, simulation and experimental results demonstrate the feasibility of the proposed AF-SPLL.

源语言英语
页(从-至)310-318
页数9
期刊Journal of Power Electronics
16
1
DOI
出版状态已出版 - 1 1月 2016

指纹

探究 'A new orthogonal signal generator with DC offset rejection for single-phase phase locked loops' 的科研主题。它们共同构成独一无二的指纹。

引用此