A highly efficient digital down converter in wide band digital radar receiver

Long Pang*, Bocheng Zhu, He Chen, Yizhuang Xie

*此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

2 引用 (Scopus)

摘要

An improved design method for digital down converter (DDC) is proposed here to satisfy the increased requirements for miniaturization and low power consumption of signal processor in digital wide band radar receiver. Using the sampling technique that the sampling frequency equals to four times the intermediate frequency (IF) of echo signals, combining with the tap coefficient characteristics of half band finite impulse response (FIR) filter, a specific hardware structure is generated after detailed theoretical derivation. With this structure, the signal processing complexity and resource utilization are both reduced significantly, especially the multiplier blocks. Finally, compared with conventional design method, the design results based on FPGA show that the logical resources are saved by 83.65% and the power consumption is reduced by 110 mW, indicating the validity and good engineering applicability of this method.

源语言英语
主期刊名ICSP 2012 - 2012 11th International Conference on Signal Processing, Proceedings
1795-1798
页数4
DOI
出版状态已出版 - 2012
活动2012 11th International Conference on Signal Processing, ICSP 2012 - Beijing, 中国
期限: 21 10月 201225 10月 2012

出版系列

姓名International Conference on Signal Processing Proceedings, ICSP
3

会议

会议2012 11th International Conference on Signal Processing, ICSP 2012
国家/地区中国
Beijing
时期21/10/1225/10/12

指纹

探究 'A highly efficient digital down converter in wide band digital radar receiver' 的科研主题。它们共同构成独一无二的指纹。

引用此