Two methods of rapid code acquisition based on FFT

Ju Li*, He Chen, Jun Kun Jin, Si Liang Wu

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

3 Citations (Scopus)

Abstract

Two methods of rapid code acquisition based on FFT are presented, one method is based on fractional multiple sampling rate convertor, and the other is based on decimation. To reduce hardware resource, two rapid code acquisition circuits utilizes duplicate design. Two designs applied parallel pipeline structure to improve the processing speed. Block floating-point arithmetic is used to enhance the dynamic range and computation accuracy. Two designs are implemented with a chip of FPGA respectively, simulation and measurement results show that the rapid code acquisition circuit based on fractional multiple sampling rate convertor costs more hardware resource, but can gain higher acquisition accuracy to be compared with the method based on decimation.

Original languageEnglish
Pages (from-to)1778-1781
Number of pages4
JournalDianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology
Volume28
Issue number10
Publication statusPublished - Oct 2006

Keywords

  • Block floating point arithmetic
  • Fast Fourier Transform (FFT)
  • Field Programmable Gate Array (FPGA)
  • Rapid code acquisition

Fingerprint

Dive into the research topics of 'Two methods of rapid code acquisition based on FFT'. Together they form a unique fingerprint.

Cite this