Multi-port memory design methodology based on block read and write

Weixing Ji*, Feng Shi, Baojun Qiao, Hong Song

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

7 Citations (Scopus)

Abstract

Multi-port memory design methodology based on block read/write is proposed in this paper. This new multi-port memory is constructed using 1-port memory banks and features parallel read/write access with low port access rejection probability. In comparison with conventional implementation of multi-port memory based on 1-port memory banks, the number of necessary 1-port memory banks is greatly reduced. Moreover, the complexity of switching network and arbitration circuits are also simplified. A tri-port memory is designed using off-the-shelf memory chips. Experiment results show that this multi-port memory design methodology is correct and the implemented multi-port memory performs well.

Original languageEnglish
Title of host publication2007 IEEE International Conference on Control and Automation, ICCA
PublisherInstitute of Electrical and Electronics Engineers Inc.
Pages256-259
Number of pages4
ISBN (Print)1424408180, 9781424408184
DOIs
Publication statusPublished - 2007
Event2007 IEEE International Conference on Control and Automation, ICCA - Guangzhou, China
Duration: 30 May 20071 Jun 2007

Publication series

Name2007 IEEE International Conference on Control and Automation, ICCA

Conference

Conference2007 IEEE International Conference on Control and Automation, ICCA
Country/TerritoryChina
CityGuangzhou
Period30/05/071/06/07

Keywords

  • Interleaved memories
  • Memory architecture
  • Multiport memory
  • Probability

Fingerprint

Dive into the research topics of 'Multi-port memory design methodology based on block read and write'. Together they form a unique fingerprint.

Cite this