Design research of the des against power analysis attacks based on FPGA

Xianwen Yang*, Zheng Li, An Wang, Shengjun Wen

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

5 Citations (Scopus)

Abstract

Aiming at the DES design scheme against power analysis attacks introduced by Standart et al., an improved scheme is presented in this paper. In the improved scheme, eight dummy S-Boxes are proposed to make the power consumption of the DES S-Box logic gates constant instead of random, and it can make the same difficulties for power analysis attackers consuming 98% less memories as compared with the previous scheme. By analyzing the improved scheme in theory and using an accurate circuit simulator, the secure efficacy of the improved one is verified. The verification results indicate that the improved scheme can satisfy the practical applications against power analysis attacks, and it can be also introduced into the FPGA implementations of other cryptographic algorithms' S-Box against power analysis attacks.

Original languageEnglish
Pages (from-to)18-22
Number of pages5
JournalMicroprocessors and Microsystems
Volume35
Issue number1
DOIs
Publication statusPublished - Feb 2011
Externally publishedYes

Keywords

  • Boolean masking
  • DES
  • FPGA
  • Power analysis attacks
  • Simulation

Fingerprint

Dive into the research topics of 'Design research of the des against power analysis attacks based on FPGA'. Together they form a unique fingerprint.

Cite this