Design of high performance on-chip bus based on multiple-valued logic

Hai Xia Wu*, Qian Bin Xia, Meng Sheng, Qun Fang Xie, Shun An Zhong, Yue Yang Chen

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

Abstract

As the delay of interconnects might exceed the delay of the devices in very deep submicron realm, a novel on-chip bus structure model is proposed and designed. Multiple-valued logic (MVL) technique was used for communication between modules. Address-presetting was employed to improve the transmission efficiency. The designed structure was evaluated by ADMS simulation in a 0.18 μm CMOS technology. The results show that, corresponding to address-presetting binary bus, the number of bus is reduced significantly. In other words, with the same number of bus, the data throughput of designed bus using four-valued-logic technique could be increased by two times.

Original languageEnglish
Pages (from-to)1061-1064
Number of pages4
JournalBeijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology
Volume32
Issue number10
Publication statusPublished - Oct 2012

Keywords

  • Address-presetting
  • Multiple-valued logic
  • On-chip bus

Fingerprint

Dive into the research topics of 'Design of high performance on-chip bus based on multiple-valued logic'. Together they form a unique fingerprint.

Cite this