TY - JOUR
T1 - Design of AB2 in Galois Fields Based on Multiple-Valued Logic
AU - Wu, Haixia
AU - He, Long
AU - Li, Xiaoran
AU - Bai, Yilong
AU - Zhang, Minghao
N1 - Publisher Copyright:
© 2019 Editorial Department of Journal of Beijing Institute of Technology.
PY - 2019/12/1
Y1 - 2019/12/1
N2 - A new AB2 operation in Galois Field GF(24) is presented and its systolic realization based on multiple-valued logic (MVL) is proposed. The systolic structure of the operation employs multiple-valued current mode (MVCM) by using dynamic source-coupled logic (SCL) to reduce the transistor and wire counts, and the initial delay. The performance is evaluated by HSPICE simulation with 0.18 μm CMOS technology. A comparison is conducted between our proposed implementation and those reported in the literature. The transistor counts, the wire counts and the initial delay in our MVL design show savings of about 23%, 45%, and 72%, in comparison with the corresponding binary CMOS implementation. The systolic architecture proposed is simple, regular, and modular, well suited for very large scale integration (VLSI) implementation. The combination of MVCM circuits and relevant algorithms based on MVL seems to be a potential solution for high performance arithmetic operations in GF (2k).
AB - A new AB2 operation in Galois Field GF(24) is presented and its systolic realization based on multiple-valued logic (MVL) is proposed. The systolic structure of the operation employs multiple-valued current mode (MVCM) by using dynamic source-coupled logic (SCL) to reduce the transistor and wire counts, and the initial delay. The performance is evaluated by HSPICE simulation with 0.18 μm CMOS technology. A comparison is conducted between our proposed implementation and those reported in the literature. The transistor counts, the wire counts and the initial delay in our MVL design show savings of about 23%, 45%, and 72%, in comparison with the corresponding binary CMOS implementation. The systolic architecture proposed is simple, regular, and modular, well suited for very large scale integration (VLSI) implementation. The combination of MVCM circuits and relevant algorithms based on MVL seems to be a potential solution for high performance arithmetic operations in GF (2k).
KW - AB operation
KW - Galois Fields
KW - Multiple-valued logic (MVL)
UR - http://www.scopus.com/inward/record.url?scp=85086826343&partnerID=8YFLogxK
U2 - 10.15918/j.jbit1004-0579.18160
DO - 10.15918/j.jbit1004-0579.18160
M3 - Article
AN - SCOPUS:85086826343
SN - 1004-0579
VL - 28
SP - 764
EP - 769
JO - Journal of Beijing Institute of Technology (English Edition)
JF - Journal of Beijing Institute of Technology (English Edition)
IS - 4
ER -